Part Number Hot Search : 
2N3501 UDN6514A MAX3006E AD16311 ADVANCED 34AGXXOA 08100 910ASBB1
Product Description
Full Text Search
 

To Download TSI721 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? TSI721 ? datasheet formal status may 5, 2014 titl
general disclaimer integrated device technology, inc. (?idt?) re serves the right to make changes to its pr oducts or specifications at any time, wi thout notice, in order to improve design or performance. idt does not assume responsibility for us e of any circuitry described herein other t han the circuitry embodied in an idt produc t. disclosure of the information herein does not convey a license or any other right, by imp lication or otherwise, in any patent, trademark, or other intellectual property right of idt. idt products may contain errata which can aff ect product performance to a minor or immaterial degr ee. current characterized errata will be made available upon request. items identified herein as ?reserved? or ?undefined? are reserved for future definition. id t does not assume responsibility for conflicts or incompatibili ties arising from the future definition of such items. idt products have not been designed, tested, or manufactured for use in, and thus are not warranted for, applications where the failure, malfunction, or any inaccuracy in the application carries a risk of death, serio us bodily injury, or damage to tangible property. code exam ples provided herein by idt are for illus trative purposes only and should not be relie d upon for developing applications. any use of such code ex amples shall be at the user's sole risk. copyright ?2014 integrated device technology, inc. the idt logo is registered to in tegrated device technology, inc. ?accelerated thinking? is a service mark of integrated device technology, inc.
TSI721 datasheet 3 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology table of contents about this document...... ............. ............. ............ ............. ............. ............. ............ ............. ..........7 overview....................................................................................................................... ............................................................................. 7 document conventions........................................................................................................... ................................................................... 7 revision history............................................................................................................... .......................................................................... 8 1. device overview.............................................................................................................. ............ 10 1.1 overview................................................................................................................... ............................................................................... 10 1.2 features................................................................................................................... ................................................................................ 10 1.2.1 pcie features ............................................................................................................ .............................................................. 10 1.2.2 s-rio features ........................................................................................................... ..............................................................11 1.2.3 bridging features ........................................................................................................ ..............................................................11 1.2.4 messaging features ....................................................................................................... .......................................................... 12 1.2.5 block dma engine features ................................................................................................ .................................................... 12 1.2.6 miscellaneous features................................................................................................... ......................................................... 13 1.3 block diagram.............................................................................................................. ............................................................................ 14 1.3.1 pcie interface........................................................................................................... ................................................................ 14 1.3.2 s-rio interface.......................................................................................................... ............................................................... 14 1.3.3 messaging engine......................................................................................................... ........................................................... 14 1.3.4 mapping engine........................................................................................................... ............................................................. 14 1.3.5 block dma engine......................................................................................................... ........................................................... 14 1.4 typical applications ....................................................................................................... .......................................................................... 15 1.4.1 defense/aerospace application ............................................................................................ ................................................... 15 1.4.2 video and imaging application ............................................................................................ ..................................................... 17 1.4.3 wireless application ..................................................................................................... ............................................................ 17 2. signals ...................................................................................................................... ................... 19 2.1 overview................................................................................................................... ............................................................................... 19 2.2 ballmap.................................................................................................................... ................................................................................ 20 2.3 pinlist .................................................................................................................... ................................................................................... 21 2.4 pcie signals ............................................................................................................... ............................................................................. 21 2.5 s-rio signals .............................................................................................................. ............................................................................ 22 2.6 general signals ............................................................................................................ ........................................................................... 22 2.7 i2c signals ................................................................................................................ .............................................................................. 23 2.8 jtag and test interface signals............................................................................................ .................................................................. 23 2.9 gpio signals ............................................................................................................... ............................................................................ 24 2.10 power-up signals.......................................................................................................... ........................................................................... 25 2.11 power supply signals...................................................................................................... ........................................................................ 28 3. electrical characteristics ................................................................................................... ........ 29 3.1 absolute maximum ratings ................................................................................................... .................................................................. 29 3.2 recommended operating conditions........................................................................................... ........................................................... 30 3.3 power consumption.......................................................................................................... ....................................................................... 30 3.4 power supply sequencing.................................................................................................... ................................................................... 31 c o
table of contents TSI721 datasheet 4 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.4.1 power-up sequencing...................................................................................................... ........................................................ 31 3.4.2 power-down sequencing .................................................................................................... ..................................................... 31 3.5 dc operating characteristics ............................................................................................... ................................................................... 32 3.6 decoupling recommendation.................................................................................................. ................................................................ 33 3.7 ac timing specifications ................................................................................................... ...................................................................... 33 3.7.1 pcie differential receiver specifications ................................................................................ ................................................. 33 3.7.2 pcie differential transmitter specifications ............................................................................. ................................................ 36 3.7.3 rapidio serdes characteristics........................................................................................... .................................................... 40 3.7.4 level i long run transmitter specifications .............................................................................. .............................................. 45 3.7.5 reference clocks ? pcclkp/n and refclkp/n ................................................................................ ................................... 59 3.7.6 jtag and test interface signal timings ................................................................................... ............................................... 61 3.7.7 i2c interface signal timings ............................................................................................. ....................................................... 62 3.7.8 gpio interface signal timings ............................................................................................ ..................................................... 63 3.7.9 rstn signal timings...................................................................................................... .......................................................... 63 4. package specifications......... ............ ............. ............. ............. ............ ........... .......... .......... ........ 64 4.1 package dimensions ......................................................................................................... ...................................................................... 64 4.2 package diagrams........................................................................................................... ........................................................................ 65 4.3 thermal characteristics.................................................................................................... ....................................................................... 66 4.4 moisture sensitivity....................................................................................................... ........................................................................... 66 5. ordering information ......................................................................................................... .......... 67
TSI721 datasheet 5 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology list of figures figure 1: block diagram......................................................................................................... .................................................................................... 14 figure 2: defense/aerospace application ........................................................................................ ........................................................................ 16 figure 3: video and imaging application ........................................................................................ ......................................................................... 17 figure 4: wireless application ................................................................................................. ................................................................................. 18 figure 5: ballmap ............................................................................................................... ........................................................................................ 20 figure 6: s-rio definition of tr ansmitter amplitude and swing ................................................................... ............................................................. 41 figure 7: s-rio transition symbol transmit eye mask............................................................................. ................................................................ 46 figure 8: s-rio single frequency sinusoidal jitter limits ....................................................................... ................................................................. 48 figure 9: s-rio level i receiver input mask..................................................................................... ........................................................................ 49 figure 10: transition and steady state symbol eye mask .......................................................................... ................................................................ 53 figure 11: level ii receiver input compliance mask.............................................................................. ..................................................................... 58 figure 12: hcsl to refclkp/n / pcclkp/n ......................................................................................... ................................................................... 60 figure 13: lvds to refclkp/n / pcclkp/n......................................................................................... .................................................................... 60 figure 14: lvpecl to refclkp/n / pcclkp/n ....................................................................................... ................................................................. 60 figure 15: lvpecl to refclkp/n / pcclkp/n ....................................................................................... ................................................................. 61 figure 16: i2c interface signal timings......................................................................................... .............................................................................. 62 figure 17: package diagrams..................................................................................................... ................................................................................. 65
TSI721 datasheet 6 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology list of tables table 1: signal types ........................................................................................................... .................................................................................... 19 table 2: pcie signals ........................................................................................................... .................................................................................... 21 table 3: s-rio signals .......................................................................................................... ................................................................................... 22 table 4: general signals ........................................................................................................ .................................................................................. 22 table 5: i2c signals............................................................................................................ ...................................................................................... 23 table 6: jtag interface signals ................................................................................................. .............................................................................. 23 table 7: gpio signals ........................................................................................................... ................................................................................... 24 table 8: gpio mapping to power-up signals ....................................................................................... .................................................................... 24 table 9: power-up signals ....................................................................................................... ................................................................................ 25 table 10: power supply signals .................................................................................................. ............................................................................... 28 table 11: absolute maximum ratings .............................................................................................. .......................................................................... 29 table 12: recommended operating conditions...................................................................................... ................................................................... 30 table 13: power consumption..................................................................................................... ............................................................................... 30 table 14: power supply seque ncing ramp times .................................................................................... ................................................................ 31 table 15: 3.3v lvttl dc operating characterist ics at recommended operating condition of 3.3v .................................... .................................. 32 table 16: 2.5v lvttl dc operating characterist ics at recommended operating condition of 2.5v .................................... .................................. 32 table 17: decoupling recommendation............................................................................................. ........................................................................ 33 table 18: pcie differential receiver specifications ............................................................................. ...................................................................... 33 table 19: pcie differential transmitter specifications.......................................................................... ...................................................................... 36 table 20: level i short run transmitt er ac timing specifications ................................................................ ............................................................ 44 table 21: level i long run transmitter ac timing specifications................................................................. ............................................................ 45 table 22: level i near-end (tx) template intervals .............................................................................. ..................................................................... 46 table 23: level i receiver electr ical input specifications ...................................................................... .................................................................... 47 table 24: level i receiver input jitter tolerance specifications................................................................ ................................................................. 48 table 25: level i far-end (rx) template intervals ............................................................................... ...................................................................... 49 table 26: level ii short run transmitter ou tput electrical specifications....................................................... ........................................................... 51 table 27: level ii medium run transmitter output electrical specifications ...................................................... ....................................................... 52 table 28: level ii medium run near-e nd (tx) template intervals .................................................................. ........................................................... 54 table 29: level ii short run receiver electrical input specifications ........................................................... ............................................................. 55 table 30: level ii mr receiver elec trical input specifications.................................................................. ................................................................. 57 table 31: level ii far-end (rx) template intervals .............................................................................. ...................................................................... 58 table 32: pcclkp/n and refclkp/nclock electrical characteristics ................................................................ .................................................... 59 table 33: jtag and test interface ac specifications ............................................................................. ................................................................... 61 table 34: i2c interface ac specifications ....................................................................................... ........................................................................... 62 table 35: gpio interface ac specifications...................................................................................... ......................................................................... 63 table 36: rstn signal ac specifications......................................................................................... .......................................................................... 63 table 37: package dimensions .................................................................................................... .............................................................................. 64 table 38: junction to ambient characteristics ? theta jb/jc..................................................................... ............................................................... 66 table 39: junction to ambient characteristics ? theta ja ........................................................................ ................................................................. 66
TSI721 datasheet 7 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology about this document topics discussed include the following: ? overview ? document conventions ? revision history overview the TSI721 datasheet provides signal, electrical, and packaging information about the TSI721. it is intended for hardware engineers who are designing system interconnect applications with the device. document conventions this document uses the following conventions. non-differential signal notation non-differential signals are either active-low or active-high. an active-low signal has an active state of logic 0 (or the lowe r voltage level), and is denoted by a lowercase ?n?. an active-hig h signal has an active state of logic 1 (or the higher voltage level), and is not denoted by a special character. the following table illustrates the non-differential signal naming conventio n. differential signal notation differential signals consist of pairs of complement positive and negative signals that are measured at the same time to determine a signal?s active or inactive state (they are denoted by ?_p? and ?_n?, respectively). the following table illustrate s the differential signal naming convention. state single-line signal multi-line signal active low namen namen[3] active high name name[3] state single-line signal multi-line signal inactive name_p = 0 name_n = 1 name_p[3] = 0 name_n[3] = 1 active name_p = 1 name_n = 0 name_p[3] is 1 name_n[3] is 0
TSI721 datasheet 8 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology object size notation ?a byte is an 8-bit object. ?a pcie word is a 16-bit object. ?a pcie doubleword (dw) is a 32-bit object. ?an s-rio word is a 32-bit object. ?an s-rio doubleword (dword) is a 64-bit object. numeric notation ? hexadecimal numbers are denoted by the prefix 0x (for example, 0x04). ? binary numbers are denoted by the prefix 0b (for example, 0b010). ? registers that have multiple iterations are denoted by {x..y} in their names; where x is first register and address, and y is the last register and address. for example, reg{0..1} indicates there are two versions of the register at different addresses: reg0 and reg1. symbols revision history may 5, 2014, formal status ? updated the description of the v in_diff parameter in table 32 december 3, 2012, formal status ? updated ordering information with production ordering numbers february 28, 2012, formal status ? added a footnote to absolute maximum ratings , and removed the minimum rating for t jn from the same section ? added t jn and a footnote to recommended operating conditions december 16, 2011, formal status ? updated the minimum and maximum values for avdd10 in recommended operating conditions ? added power consumption data ? changed the moisture sensitivity level to 4 may 2, 2011, preliminary status ? added decoupling recommendation ? updated the package specifications december 9, 2010, preliminary status ? added power supply sequencing ? updated dc operating characteristics ? updated reference clocks ? pcclkp/n and refclkp/n this symbol indicates important configuration information or suggestions. this symbol indicates procedures or operating levels that may result in misuse or damage to the device.
TSI721 datasheet 9 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology ? added ordering information october 29, 2010, preliminary status ? added ballmap, package diagrams, and thermal characteristics may 11, 2010, advance status this version of the document includes package dimensions. april 15, 2010, advance status this is the firs t release of the TSI721 datasheet .
TSI721 datasheet 10 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 1. device overview topics discussed include the following: ? overview ? features ? block diagram ? typical applications 1.1 overview idt is the leading supplier of rapidio ? and pci express interconnect solutions, pr oviding a broad portfolio of switches, bridges, ip, and development platforms for defense aerospace, video, imaging, and wireless markets. the TSI721 is idt's solution for hardware-based pcie gen2 to rapidio gen2 protocol conversion in a bridging device. the TSI721 converts transactions from pcie to rapidio, and vice versa, and provides full line rate bridging at 20 gbaud. using the TSI721, designers can develop heterogeneous systems that leverage the peer-to-peer networking performance of rapidio while using multiprocessor clusters that may be only pcie enabled. in addition, applications that require large amounts of data transferred efficiently without processor involvement can be exec uted using the full line rate of the TSI721?s block dma engine and messaging engine. key to the TSI721 is the hardware bridging functionality that converts pcie transacti ons to rapidio, and vice versa. the TSI721 supports pcie non-transparent bridging for transaction mappi ng. the device has both rapidio and pcie endpoints embedded in the bridge, and each of its block dma/messaging dma channels can buffer up to 8 kb of data on the pcie side. 1.2 features the TSI721 supports the following features. 1.2.1 pcie features ? pcie 2.1 standard compliant ? 5/2.5 gbaud link speed ? x4/x2/x1 link width ? 128- and 256-byte maximum payload ? advanced error reporting ? internal error reporting ? lane reversal ? automatic polarity inversion ? dynamic port width: x4 drops to x1 ? ecrc support ? intx, msi, and msi-x support
1. device overview > features TSI721 datasheet 11 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology ? single virtual channel, vc0 ? single traffic class, tc0 ? generates only pcie posted/non-posted tlps with tc0 ? generates only pcie cpl/cpld tlps with tc matching their requests ? accepts pcie tlps with any tc ?four bars ? prefetchable bar with 32- or 64-bit addressing for pcie-to-s-rio bridging ? non-prefetchable bar with 32- or 64-bit addressing for pcie-to-s-rio bridging ? non-prefetchable bar with 32-bit addressing for pcie mwr to s-rio doorbell bridging ? non-prefetchable bar with 32-bit addressing for TSI721 internal register access ? initial credit advertisemen t programmable through eeprom ? dynamic control of credits through registers ? starvation prevention based on flow control credit updates ? large buffers ? 12 kb/2 kb/12 kb input buffers for up to 127 posted/non-posted/completion tlps ? 12 kb/2 kb/12 kb output buffers for up to 128 posted/non-posted/completion tlps ? debug features ? slave analog loopback through a control register ? slave loopback using ts1/ts2 ordered sets ? master loopback ? internal error reporting ? ecc protection on internal memories 1.2.2 s-rio features ? s-rio 2.1 standard compliant ? 5/3.125/2.5/1.25 gbaud link speed ? x4/x2/x1 link width ? 34-, 50-, and 66-bit addressing ? 16 destid filters ? 8 s-rio flows ? 9-kb ingress buffer (32 x 288) ? 9-kb egress buffer (32 x 288) ? lane reversal ? lane polarity inversion 1.2.3 bridging features ? store and forward from pcie to s-rio ? store and forward from s-rio to pcie ? line rate support for 64 byte and larger packets ? 32 outstanding pcie req uests to root complex
1. device overview > features TSI721 datasheet 12 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology ? 32 outstanding s-rio nread/maintenance read requests to s-rio network ? 32 outstanding s-rio nwrite_r/maintenance write/doorbell requests to s-rio network ? 12-kb completion reassembly buffer ? 8 windows from pcie to s-rio with 8 zones (sub windows) per window ? 8 windows from s-rio to pcie ? initiates and receives the following s-rio transactions: ? nread ? swrite/nwrite/nwrite_r ? maintenance read and write ?port-write ? doorbell ? type 8 response ? type 13 response ? initiates and receives the following pcie transactions: ?mwr ?mrd ?cpl ?cpld ? round-robin scheduling between mapping engine, block dma engine, and messaging traffic to the s-rio link ? round-robin scheduling between mapping engine, block dma engine, and messaging traffic to the pcie link ? forward bridge ? connects pcie root complex to s-rio network ? pcie type 0 configuration header 1.2.4 messaging features ? 8 tx queues with one dedicated messaging dma engine per tx queue ? 8 rx queues with one dedicated messaging dma engine per rx queue ? descriptor prefetch per tx queue ? 32 outstanding pcie req uests to root complex ? 8-kb message segment reassembly buffer per tx queue ? round-robin scheduling among tx queues ? one outstanding message per tx queue ? 16 receive contexts per rx queue 1.2.5 block dma engine features ? 8 dma channels ? each dma channel can perform dma writes from root complex to s-rio network, or dma reads from s-rio network to root complex ? dma from pcie port to pcie port is not supported ? dma from s-rio port to s-rio port is not supported
1. device overview > features TSI721 datasheet 13 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology ? round-robin scheduling among dma channels ? dma descriptors for all channels reside on pcie side ? scatter-and-gather with descriptor list ? supports dma strides ? supports up to 64 mb data for a single descriptor ? supports both read and write descriptors per dma channel ? dynamic descriptor chaining ? flexible addressing modes ? linear addressing ? constant addressing ? descriptor prefetch ? 32 outstanding pcie req uests to root complex ? 64 outstanding s-rio nread/maintenance read requests to s-rio network ? 64 outstanding s-rio nwrite_r/mainten ance write requests to s-rio network ? supports the following s-rio transactions: ? nread ?nwrite ?swrite ?nwrite_r ? maintenance read ? maintenance write 1.2.6 miscellaneous features ?i 2 c interface supports the following: ? as a slave, being read/written by an external master during normal operations ? as a master, reading exte rnal eeprom during boot load ? as a master, reading/writing other external devices during normal operations ? jtag 1149.1, 1149.6 (ac jtag) ? 16 gpio pins
1. device overview > block diagram TSI721 datasheet 14 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 1.3 block diagram the TSI721 block diagram is displayed in the following figure. the five main functions of the device are briefly described belo w. figure 1: block diagram 1.3.1 pcie interface the pcie interface performs all the physical, data link, and transport layer protocols associated with pcie. 1.3.2 s-rio interface the s-rio interface performs all the physical and transport layer protocols associated with s-rio. 1.3.3 messaging engine the messaging engine uses s-rio messaging logical layer func tions with dedicated messaging dma channels per tx queue and per rx queue. 1.3.4 mapping engine the mapping engine maps between pcie and s-rio transactions, including segmentation and reassembly as required. 1.3.5 block dma engine the block dma engine uses 8 dma channels, where descriptors of each dma channel can perform read or write. jtag i2c gpio clock reset block dma engine (bdma) messaging engine (smsg) pcie gen2 interface (x4, x2, x1) s-rio gen2 interface (x4, x2, x1) mapping engine pcie to s-rio (pc2sr) s-rio to pcie (sr2pc)
1. device overview > typical applications TSI721 datasheet 15 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 1.4 typical applications the TSI721 supports the following typical applications: ? defense and aerospace ? radar ? sonar ? navigations systems ? medical imaging ? ct scanners ?mris ?video ? teleconferencing ? head end ? wireless ? baseband cards with x86 three of TSI721?s typical applications ? defense/aerospace, video/imaging, and wireless ? are discussed in the following sections. 1.4.1 defense/aerospace application in defense applications, the TSI721 supports the use of pcie enabled x86 processors to rapidio backplanes. this provides system designers with the best of both worlds: the floating point and mips horsepower of the latest generation of x86 solutions , with the superior peer-to-peer networking performance of rapidio architectures. by using the TSI721 combined with idt?s rapidio gen2 switches, payload processor cards with x86 processors can be used with existing rapidio 1.3 backplanes operating at up to 3.125 gbaud, or the same card can be used with rapidio gen2 compatible backplanes operating at 5 gbaud.
1. device overview > typical applications TSI721 datasheet 16 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology figure 2: defense/aerospace application cps-1848 18 x1, 18 x2, 12 x4 cps-1848 18 x1, 18 x2, 12 x4 cps-1848 18 x1, 18 x2, 12 x4 cps-1848 18 x1, 18 x2, 12 x4 cps-1848 18 x1, 18 x2, 12 x4 x86 cpu TSI721 pcie to srio x86 cpu TSI721 pcie to srio x86 cpu TSI721 pcie to srio x86 cpu TSI721 pcie to srio cps-1848 18 x1, 18 x2, 12 x4 TSI721 pcie to s-rio TSI721 pcie to s-rio TSI721 pcie to s-rio TSI721 pcie to s-rio 4 x4 s-rio to backplane pcie payload card with rapidio bridge rapidio switch card with up to 24 x4 s-rio x86 cpu x86 cpu x86 cpu x86 cpu idt clock 156.25 mhz idt clock 156.25 mhz
1. device overview > typical applications TSI721 datasheet 17 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 1.4.2 video and imaging application in video and imaging applications, system designers need to cluster large numbers of dsps or fpgas to perform encoding/decoding/trans coding, or do ffts (fast fourier transform) on large arrays of data. the rapidio protocol is optimal for this dsp/fpga cluster requirement. however, the analog front- end to the system is usually a sensor with streaming data terminated in an fpga (for example, a camera subsystem). this is usually in an pcie network, often with a pc back-end. in these applications the designer needs to bridge between a pcie network and the rapidio dsp/fpga cluster. the TSI721 is ideal for this application. figure 3: video and imaging application 1.4.3 wireless application in wireless base stations, the incumbent interconnect technology in the baseband processing cards ? lte, wimax, wcdma, and td-scdma ? is rapidio. rapidio connects a cluster of d sps, processor, and fpga, locally on the baseband processor for mac and phy layer processing. however, the lte standard pu shes the performance available in existing rapidio enabled microprocessors. the TSI721 provides wireless oems with an additional option to use an x86 processor with superior mips in a baseband card that is predominantly rapidio. in these card designs, rapidio is the interconnect between devices and functions as the backplane interconnect. x86 processors can now be used with other rapidio devices on the baseband card and leverage the messaging performance of rapidio for this peer-to-peer multiprocessor network. TSI721 pcie to s-rio x4 pcie x4 s-rio dsp/fpga s-rio x4 s-rio x4 s-rio dsp/fpga s-rio x4 s-rio dsp/fpga s-rio x4 s-rio dsp/fpga s-rio idt clock 156.25 mhz rapidio switch (cps-1848, cps-1616, tsi578)
1. device overview > typical applications TSI721 datasheet 18 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology figure 4: wireless application fpga s-rio TSI721 pcie to s-rio x4 pcie rapidio switch (cps-1848, cps-1616, tsi578) dsp s-rio dsp s-rio dsp s-rio x4 s-rio x4 s-rio x4 s-rio x4 s-rio x4 s-rio x86 cpu x4 s-rio backplane antenna interface cpri/cbsai idt clock 156.25 mhz
TSI721 datasheet 19 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 2. signals topics discussed include the following: ? overview ? ballmap ? pinlist ? pcie signals ? s-rio signals ? general signals ? i2c signals ? jtag and test interface signals ? gpio signals ? power-up signals ? power supply signals 2.1 overview the following conventions are used in this chapter: ? signals with the suffix ?p? are the positive half of a differential pair. ? signals with the suffix ?n? are the negative half of a differential pair. ? signals with the suffix ?n? are active low. signals are classified according to the types defined in the following table. table 1: signal types pin type definition i 3.3/2.5v lvttl input o 3.3/2.5v lvttl output io 3.3/2.5v lvttl bidirectional io-od 3.3/2.5v lvttl bidirectional open drain od 3.3/2.5v lvttl open drain i-pu 3.3/2.5v lvttl input with pull-up i-pd 3.3/2.5v lvttl input with pull-down
2. signals > ballmap TSI721 datasheet 20 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 2.2 ballmap figure 5: ballmap io-pd 3.3/2.5v lvttl bidirectional with pull-down io-pu 3.3/2.5v lvttl bidirectional with pull-up pcie_o differential cml pcie output pcie_i differential cml pcie input srio_o differential cml s-rio output srio_i differential cml s-rio input diff_i differential cml input pwr power gnd ground table 1: signal types (continued) pin type definition 123456789101112 a no_ball gpio[9] vss pcrp[0] pctp[0] pctp[1] pcrp[1] pcrp[2] pctp[2] pctp[3] pcrp[3] pcclkp b gpio[0] gpio[10] vss pcrn[0] pctn[0] pctn[1] pcrn[1] pcrn[2] pctn[2] pctn[3] pcrn[3] pcclkn c gpio[1] gpio[11] vss vss avdd25 avdd25 avdd25 avdd25 vss vss vss pcbias d gpio[2] gpio[12] vddio avtt avtt vss vss avdd10 avdd10 vss tdo pcrston e gpio[3] gpio[13] vddio avtt vdd vss vss vdd avdd10 vddio tck test_bce f gpio[4] gpio[14] vddio avtt vss vdd vdd vss avdd10 vddio tdi test_on g gpio[5] gpio[15] vddio avtt vss vdd vdd vss avdd10 vddio vss test_bidir_ct l h gpio[6] strap_rate[0] vddio avtt vdd vss vss vdd avdd10 vddio tms rstn j gpio[7] strap_rate[1] vddio avtt avtt vss vss avdd10 avdd10 vss trstn srrston k gpio[8] strap_rate[2] vss vss avdd25 avdd25 avdd25 avdd25 vss vss vss srbias l i2c_scl clkmod vss srrn[0] srtn[0] srtn[1] srrn[1] srrn[2] srtn[2] srtn[3] srrn[3] refclkn m i2c_sda mecs sr_boot srrp[0] srtp[0] srtp[1] srrp[1] srrp[2] srtp[2] srtp[3] srrp[3] refclkp
2. signals > pinlist TSI721 datasheet 21 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 2.3 pinlist for a list-based version of TSI721?s pin to signal mapping, see the TSI721 ballmap and pinlist . 2.4 pcie signals table 2: pcie signals name pin type description pctp[3:0] pctn[3:0] pcie_o differential transmit data for the pcie port. pcrp[3:0] pcrn[3:0] pcie_i differential receive data for the pcie port. pcclkp pcclkn diff_i pcie reference clock input. when in pcie common clock mode (clkmod pin is high, see the ?clocking? chapter in the TSI721 user manual), pcclkp/n requires a clock frequency of 100 mhz. when in pcie non-common clock mode (clkmod pin is low), pcclkp/n requires a clock frequency as select ed by clksel[1:0], a nd must have the same clock frequency as refclkp/n. pcrston io it is an output for normal operation and an input during scan test mode. as an asynchronous active-low reset output, this pin is low when the following occurs: ? the pcie port detects hot reset ? the pcie port is dl_down
2. signals > s-rio signals TSI721 datasheet 22 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 2.5 s-rio signals 2.6 general signals table 3: s-rio signals name pin type description a a. for information on s-rio signals that are used for power-up purposes only, see power-up signals . srtp[3:0] srtn[3:0] srio_o differential transmit data for the s-rio port. srrp[3:0] srrn[3:0] srio_i differential receive data for the s-rio port. srrston io it is an output for normal operation and an input during scan test mode. as an asynchronous active-low reset output, this pin is low when four consecutive s-rio reset symbols are received, and self_rst is set to 1 in the rapidio plm port implementation specific control register mecs io-pd asynchronous s-rio multicast event control symbol (mecs). its direction is controlled by the mecs_o bit in the device control register. as an input , a rising or falling edge triggers an s-rio mecs to be sent on the s-rio link. use the rio_plm_sp0 _mecs_fwd.subscription/mult_cs and rio_em_mecs_trig_en.cmd_en to select the cmd field that should be set with the mecs. multiple mecss with different cmd fields can be generated by setting these fields appropriately. as an output , this signal is toggled when an s-rio mecs is received. only a single mecs cmd value should be selected to toggle the mecs input. set the rio_em_mecs_cap_en.cmd_en to select the cmd value to be propagated to the mecs pin. note: only 1 bit should be enabled in cmd_en. table 4: general signals name pin type description rstn i-pu fundamental reset (device reset).assertion of this signal resets all logic inside the TSI721. refclkp refclkn diff_i s-rio reference clock input. refclk requires a clock frequency as selected by clksel[1:0].
2. signals > i2c signals TSI721 datasheet 23 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 2.7 i2c signals the i2c interface is used for the following: ? as a master, downloading configuration from eeprom ? as a master, allowing the pcie root complex or the s-rio host to configure other i2c expansion devices ? as a slave, exposing internal register space to an i2c mast er (note: to be used for lab debug or another master-driven initialization). 2.8 jtag and test interface signals table 5: i 2 c signals name pin type description a a. for information on i2c signals that are used for power-up purposes only, see power-up signals . i2c_scl io-od serial clock for the i2c interface with a maximum frequency of 100 khz. i2c_sda io-od serial data for the i2c interface. table 6: jtag interface signals name pin type description tck i-pd ieee 1149.1/1149.6 test access port. clock input. tdi i-pu ieee 1149.1/1149.6 test access port. serial data input tdo o ieee 1149.1/1149.6 test ac cess port. serial data output tms i-pu ieee 1149.1/1149.6 test access port. test mode select trstn i-pu ieee 1149.1/1149.6 test access port. reset input. this input must be asserted during the assertion of rstn. thereafter, it can be left in either state. test_on i-pd test mode pin. tie low or nc for normal operation. test_bce i-pu boundary scan compatibility enabled pin. this input aids 1149.6 testing. it must be tied to vddio (or nc as there is internal pull up in pad) during normal operation of the device. 0 = jtag chain includes serdes registers. serdes registers are accessible to external jtag pins. used during ate and lab debug of serdes registers through an external jtag controller. 1 = jtag chain does not include serdes registers. serdes register are accessible through the internal register bus for bar 0 access. test_bidir_ctl i-pu test mode pin. tie high or nc for normal operation.
2. signals > gpio signals TSI721 datasheet 24 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 2.9 gpio signals table 7: gpio signals name pin type description gpio[15:0] io asynchronous general purpose i/o. ? each gpio pin can be configured as a general purpose i/o pin. ? each pin can be configured as either an input or an output ? when configured as an output, gpio[0] is asserted high when bdma/smsg/pc2sr/sr2pc has an uncorrectable ecc error or s-rio mac has a non-data memory uncorrectable ecc error ? when configured as an output, gpio[1] is asserted high when TSI721 pcie port is not in the da ta link active state ? when configured as an output, gpio[2] is asserted high when TSI721 has an active interrupt (for more information, see figure 18 and figure 19 ) ? when configured as an output, gpio[15:3] can be programmed through software gpio[12:0] are used as power-up pins as displayed in table 8 . these signals must remain stable for 4000 refcl kp/refclkn cycles after rstn is de-asserted. they are ignored after reset. table 8: gpio mapping to power-up signals gpio pin name (primary function) power-up pin name a (secondary function) a. for more information about these signals, see power-up signals . gpio[3:0] i2c_sa[3:0] gpio[4] i2c_disable gpio[5] i2c_sel gpio[6] i2c_ma gpio[7] sp_swap_rx gpio[8] sp_swap_tx gpio[9] sp_host gpio[10] sp_devid gpio[12:11] clksel[1:0]
2. signals > power-up signals TSI721 datasheet 25 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 2.10 power-up signals table 9: power-up signals name pin type description clkmod i-pu clock mode. when high, TSI721 uses ?pcie common clocked mode.? when low, it uses ?pcie non-common clocked mode.? it is a static signal. clksel[1:0] io refclkp/refclkn clock fr equency select; pcclkp/pcclkn clock frequency select when in pcie non-common clock mode. ? 0b11 = 125 mhz ? 0b10 = 100 mhz ? 0b01 = 156.25 mhz ?others = reserved when a 100-mhz clock is used, s-rio serdes rates of 1.25/2.5/5 gbaud are supported. when a 125/156.25-mhz clock is used, s-rio serdes rates of 1.25/2.5/3.125/5 gbaud are supported. when either a 100/125/156.25-mhz clock is used, pcie serdes rates of 2.5/5 gbaud are supported. these power-up signals are multiplexed with gpio[12:11]. it is a static signal. i2c_disable io disable i 2 c register loading after reset. when asserted, TSI721 does not attempt to load register values from an eeprom over the i 2 c bus. 0 = enable boot load from eeprom 1 = disable boot load from eeprom this power-up signal is multiplexed wi th gpio[4]. it is a static signal. i2c_ma io i 2 c multi-byte address mode. if i2c_disable == 0 (that is, download registers from eeprom) then: 0 = TSI721 uses 1-byte addressing for eeprom 1 = TSI721 uses 2-byte addressing for eeprom else i2c_disable == 1 (do not download from eeprom) ? 0 = TSI721 is boot loaded by the pcie root complex after reset ? 1 = TSI721 is boot loaded by an external i2c master after reset this power-up signal is multiplexed wi th gpio[6]. it is a static signal. i2c_sa[3:0] io i2c slave address. the values on these pins represent the values for the 7-bit address of the TSI721 when acting as an i 2 c slave. these signals, in combination with the i2c_sel signal, determine the address of the eeprom to boot from (see i2c_sel pin description). the values on these pins can be overridden after a reset by writing to the i2c slave configuration register. these power-up signals are multiplexed with gpio[3:0]. it is a static signal.
2. signals > power-up signals TSI721 datasheet 26 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology i2c_sel io i 2 c pin select. combined with the i2c_sa[ 1,0] pins, TSI721 will determine the lower 2 bits of the 7-bit address of the eeprom address it boots from. when asserted, the i2c_sa[1:0] pins represent the two lsbs of the 7-bit eeprom slave address when TSI721 acts as a i 2 c master downloading from an eeprom. the eeprom slave address is as follows: a6 = 1 a5 = 0 a4 = 1 a3 = 0 a2 = 0 a1 = i2c_sa[1] a0 = i2c_sa[0] when de-asserted, the i2c_sa[1:0] pins are ignored and the lower two bits of the eeprom address default to 00. the values of the eeprom address can be overridden by software after initialization. this power-up signal is multiplexed wi th gpio[5]. it is a static signal. sp_devid io s-rio base deviceid control when the sp_host pin is high, it configures the reset value of the rapidio base deviceid csr: the lsb of th e csr?s base_id and lar_base_id fields are set to sp_devid, while other bits of these fields are set to 0. when the sp_host pin is low and sp_devid is high, it configures the reset value of the rapidio base devi ceid csr: the csr?s base_id and lar_base_id fields ar e set to all ones. when the sp_host pin is low and sp_devid is low, it configures the reset value of the rapidio base deviceid csr: the csr? s base_id field is set to 0xfe and the csr?s lar_base_id field are set to 0x00fe. this signal is multiplexed with gp io[10]. it is a static signal. sp_host io s-rio host / slave control. this signal sets the reset value of the host bit of the rapidio port general control csr. 0 = TSI721 is an s-rio slave. 1 = TSI721 is an s-rio host. this signal is multiplexed with gpio[9]. it is a static signal. sp_swap_rx io s-rio receive lane swap. this signa l sets the reset value of the swap_rx[1:0] bits of rapidio plm port implementation specific control register. 0 = disable s-rio port receive lane swap; that is, set the swap_rx[1:0] register bits to 0b00. 1 = enable s-rio port receive 4x lane swap; that is, set the swap_rx[1:0] register bits to 0b10. this signal is multip lexed with gpio[7]. table 9: power-up signals (continued) name pin type description
2. signals > power-up signals TSI721 datasheet 27 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology sp_swap_tx io s-rio transmit lane swap. this si gnal sets the reset value of the swap_tx bit of rapidio plm port implementation specific control register. 0 = disable s-rio port transmit lane swap. 1 = enable s-rio port transmit lane swap. this signal is multiplexed with gpio[8]. it is a static signal. sr_boot i-pd boot from s-rio. it can be assert ed high only when i2c_ disable is also high. 1 = the TSI721 s-rio link can start training immediately after a fundamental reset and TSI721 automati cally sets the srboot_cmp l bit of device control register. 0 = the TSI721 s-rio link can start training only after software sets the srboot_cmpl bit. it is a static signal. strap_rate[2:0] i-pu s-rio link rate. these signals control the reset value of the baud_sel field of the rapidio port control 2 csr . note that the baud_sel encoding is different than that of strap_rate. ? 0b111 = 5 gbaud ? 0b110 = 2.5 gbaud ? 0b101 = 1.25 gbaud ? 0b010 = 3.125 gbaud ? others: reserved it is a static signal. table 9: power-up signals (continued) name pin type description
2. signals > power supply signals TSI721 datasheet 28 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 2.11 power supply signals table 10: power supply signals name pin type description vdd pwr 1.0v core power vddio pwr 3.3/2.5v power for lvttl io avdd10 pwr 1.0v pcie and s-rio serdes analog power supply avdd25 pwr 2.5v pcie and s-rio serdes analog power supply avtt pwr 1.5v pcie and s-rio serd es transmitter analog voltage vss gnd shared digital and analog ground pcbias io reference for the corresponding pcie serdes bias currents and pll calibration circuitry. a 200 ohm 1% 100ppm/c precis ion resistor should be connected from this pin to ground and isolated from any source of noise injection. srbias io reference for the corresponding s-rio serdes bias currents and pll calibration circuitry. a 200 ohm 1% 100ppm/c precision resistor should be connected from this pin to ground and isolated from any source of noise injection.
TSI721 datasheet 29 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3. electrical characteristics topics discussed include the following: ? absolute maximum ratings ? recommended operating conditions ? power consumption ? power supply sequencing ? dc operating characteristics ? decoupling recommendation ? ac timing specifications 3.1 absolute maximum ratings table 11: absolute maximum ratings a a. stresses outside the absolute ratings can cause permanent damage to the device and affect its functional performance. exposur e to absolute rating conditions for extended periods can affect reliability. symbol parameter minimum maximum units vddio 3.3/2.5v i/o voltage with respect to vss -0.5 3.6 v vdd 1.0v core voltage with respect to vss -0.5 1.10 v avdd10 1.0v analog voltage with respect to avss -0.5 1.10 v avdd25 2.5v analog voltage with respect to avss -0.5 2.75 v avtt 1.5v analog voltage for serdes transmitter with respect to avss -0.5 2.75 v t bias temperature under bias -40 125 c t stg storage temperature -65 150 c t jn junction temperature - 125 c i out (for vddio = 3.3/2.5v) dc output current - 30 ma
3. electrical characteristics > recommended operating conditions TSI721 datasheet 30 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.2 recommended op erating conditions 3.3 power consumption table 13 lists the current draw for each supply group for differen t environmental conditions. test characteristics were are follows: ? rapidio and pcie links configured at operated at 5 gbps in x4 mode ? traffic passed through the TSI721 with a high incidence of 0/1 toggling ? power measurements are based on worst case fast silicon processing. a ?total power? reduction in excess of 5% can be expected for nominal/typical silicon. table 12: recommended operating conditions a a. exposure to conditions outside the recommended operating conditions can affect the operation and/or reliability of the device . symbol parameter minimum maximum units t a ambient temperature ? commercial 0 70 ? c ambient temperature ? industrial -40 85 ? c t jn junction temperature - 110 ? c vddio 3.3v lvttl i/o supply voltage 3.14 3.47 v 2.5v lvttl i/o supply voltage 2.4 2.6 v vdd 1.0v core supply voltage 0.95 1.05 v avdd10 1.0v serdes analog supply voltage 0.95 1.05 v avdd25 2.5v serdes analog supply voltage 2.25 2.75 v avtt 1.5v serdes transmitter analog supply voltage 1.4 1.7 v table 13: power consumption junction temp ( 0 c) voltage vdd avdd10 avdd25 avtt vddio total power (w) voltage (v) current [ma] voltage (v) current [ma] voltage (v) current [ma] voltage (v) current [ma] voltage (v) current [ma] 125 max. 1.05 3000 1.05 330 2.75 165 1.70 350 3.47 20 4.61 typ. 1.00 2722 1.00 281 2.50 153 1.50 335 3.30 18 3.95 min. 0.95 2458 0.95 242 2.25 144 1.40 320 3.14 17 3.39 25 max. 1.05 1110 1.05 214 2.75 161 1.70 350 3.47 20 2.50 typ. 1.00 1003 1.00 190 2.50 151 1.50 335 3.30 18 2.13 min. 0.95 909 0.95 170 2.25 142 1.40 320 3.14 17 1.85
3. electrical characteristics > power supply sequencing TSI721 datasheet 31 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.4 power supply sequencing this section contains power-up and powe r-down supply sequencing for the TSI721. 3.4.1 power-up sequencing the TSI721 must have its supplies powered up as follows: 1. vdd and avdd10 (1.0v) must be powered up together. to achieve this requirement avdd10 can be supplied from the same regulator as vdd, but must be isolated on the board through a ferrite bead. 2. vddio, avdd25, avtt, and the 1.0v supplies (vdd and avdd10) can be powered up in any order. 3. the voltages on any input or i/o pin cannot exceed its corresponding supply voltage during power supply ramp up. 4. the power supply ramp rates must be kept between 10 v/s and 0.5x10e6 v/s to minimize power current spikes during power up. this leads to the ramp times specified in the following table. 3.4.2 power-down sequencing the TSI721 must have its supplies powered down as follows: 1. vdd and avdd10 (1.0v) must be powered down together. to achieve this requirement avdd10 can be supplied from the same regulator as vdd, but must be isolated on the board through a ferrite bead. 2. vddio, avdd25, avtt, and the 1.0v supplies (vdd and avdd10) can be powered down in any order. -40 max. 1.05 829 1.05 192 2.75 159 1.70 350 3.47 20 2.17 typ. 1.00 765 1.00 175 2.50 149 1.50 335 3.30 18 1.87 min. 0.95 707 0.95 159 2.25 141 1.40 320 3.14 17 1.64 table 14: power supply sequencing ramp times v v/s 10 5.00e+05 3.3 330000 us 6.6 us 2.5 250000 us 5 us 1.5 150000 us 3 us 1 100000 us 2 us table 13: power consumption (continued) junction temp ( 0 c) voltage vdd avdd10 avdd25 avtt vddio total power (w) voltage (v) current [ma] voltage (v) current [ma] voltage (v) current [ma] voltage (v) current [ma] voltage (v) current [ma]
3. electrical characteristics > dc operating characteristics TSI721 datasheet 32 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.5 dc operating characteristics the following table lists the dc operating characteristics for 3.3v lvttl of the TSI721. the following table lists the dc operating characteristics for 2.5v lvttl of the TSI721. table 15: 3.3v lvttl dc operating characteristics at recommended operating condition of 3.3v symbol parameter minimum maximum units v ih lvttl input high voltage 2.0 3.6 v v il lvttl input low voltage -0.3 0.8 v v oh lvttl output high voltage 2.4 - v v ol lvttl output low voltage - 0.4 v r pull-up resistor pull-up 26k 64k ohm r pull-down resistor pull-down 29k 79k ohm c pad lvttl pad capacitance - 4 pf table 16: 2.5v lvttl dc operating characteristics at recommended operating condition of 2.5v symbol parameter minimum maximum units v ih lvttl input high voltage 1.7 3.6 v v il lvttl input low voltage -0.3 0.7 v v oh lvttl output high voltage 1.7 - v v ol lvttl output low voltage - 0.7 v r pull-up resistor pull-up 33k 93k ohm r pull-down resistor pull-down 34k 108k ohm c pad lvttl pad capacitance - 4 pf
3. electrical characteristics > decoupling recommendation TSI721 datasheet 33 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.6 decoupling recommendation table 17 provides the recommended decoupling for the TSI721. use low esr, low lead inductance ceramic capacitors with x7r or x5r rating. 3.7 ac timing specifications this section describes the ac timing specifications and electrical characteristics for the TSI721. 3.7.1 pcie differential receiver specifications table 18 lists the electrical characteristics for the pcie differential receivers in the TSI721. parameters are defined separately for 2.5 gbps and 5.0 gbps implementations. table 18 is duplicated from the pci express base specification (rev. 2.1) section 4.3.3.4 table 4-12 on page 270. table 17: decoupling recommendation rail decoupling vddio 5x 0.1uf and 1x 10uf avtt 5x 0.1uf and 1x 10uf vdd 5x 0.1uf and 1x 10uf avdd10 5x 0.1uf and 1x 10uf avdd25 5x 0.1uf and 1x10uf table 18: pcie differential receiver specifications symbol parameter 2.5 gbps 5.0 gbps unit notes min. max. min. max. ui unit interval 399.88 400.12 199.94 200.06 ps ui does not account for ssc caused variations v rx-diff-pp-cc differential rx peak-peak voltage 0.175 1.2 0.120 1.2 v see section 4.3.7.2.2 of the pci express base specification (rev. 2.1) v rx-diff-pp-dc differential rx peak-peak voltage for data clocked rx architecture 0.175 1.2 0.100 1.2 v see section 4.3.7.2.2 of the pci express base specification (rev. 2.1) t rx-eye receiver eye time opening 0.40 - n/a - ui minimum eye time at rx pins to produce a 10 -12 ber. see note 1. t rx-tj-cc maximum rx inherent timing error n/a - - 0.40 ui maximum rx inhe rent total timing error for common refclk rx architecture. see note 2. t rx-tj-dc maximum rx inherent timing error n/a - - 0.34 ui maximum rx inhe rent total timing error for data clocked rx architecture. see note 2.
3. electrical characteristics > ac timing specifications TSI721 datasheet 34 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology t rx-dj-dd-cc maximum rx inherent deterministic timing error n/a - - 0.30 ui maximum rx inherent deterministic timing error for common refclk rx architecture. see note 2. t rx-dj-dd-dc maximum rx inherent deterministic timing error n/a - - 0.24 ui maximum rx inherent deterministic timing error for data clocked rx architecture. see note 2. t rx-eye-median -to-max-jitte r maximum time delta between median and deviation from median - 0.3 not specified ui only specified for 2.5 gbps t rx-min-pulse minimum width pulse at rx not specified 0.6 - ui measured to account for worst tj at 10 -12 ber. see figure 4-29 of pci express base specification (rev. 2.1) v rx-max-min-ra tio minimum/maximum pulse voltage on consecutive ui not specified - 5 -- rx eye mu st simultaneously meet v rx-eye limits. bw rx-pll-hi maximum rx pll bandwidth - 22 - 16 mhz second order pll jitter transfer bounding function. see note 3. bw rx-pll-lo-3d b minimum rx pll bw for 3 db peaking 1.5 - 8 - mhz second order pll jitter transfer bounding function. see note 3. bw rx-pll-lo-1d b minimum rx pll bw for 1db peaking not specified 5 - mhz second order pll jitter transfer bounding function. see note 3. pkg rx-pll1 rx pll peaking with 8mhz minimum bw not specified 3.0 - db second order pll jitter transfer bounding function. see note 3. pkg rx-pll2 rx pll peaking with 5mhz minimum bw not specified 1.0 - db second order pll jitter transfer bounding function. see note 3. rl rx-diff rx package plus si differential return loss 10 - 10 for 0.05-1.25 ghz 8 for 1.25-2.5 ghz - db see figure 4-39 of pci express base specification (rev. 2.1) and note 4. rl rx-cm common mode rx return loss 6 - 6 (min.) - db see figure 4-39 of pci express base specification (rev. 2.1) and note 4. z rx-dc receiver dc common mode impedance 40 60 40 60 w dc impedance limits are needed to guarantee receiver detect. see note 5. z rx-diff-dc dc differential impedance 80 120 not specified w for 5.0 gbps covered under rl rx-diff parameter. see note 5. v rx-cm-ac-p rx ac common mode voltage - 150 - 150 mvp measured at rx pins into a pair of 50 ?? termination into ground. see note 6. table 18: pcie differential receiver specifications (continued) symbol parameter 2.5 gbps 5.0 gbps unit notes min. max. min. max.
3. electrical characteristics > ac timing specifications TSI721 datasheet 35 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 1. receiver eye margins are defined into a 2 x 50 w reference load. a receiver is characterized by driving it with a signal whos e characteristics are defined by the parameters sp ecified in table 4-10 and table 4-11 of the pci express base specification (rev. 2.1) 2. the four inherent timing error parameters are defined for the convenience of rx designers, and they are measured during receiver tolerancing. 3. two combinations of pll bw and peaking are specified at 5.0 gbps to permit designers to make a trade off between the two parameters. if the pll?s minimum bw is >= 8mhz, then up to 3.0 db of peaking is permitted. if the pll?s minimum bw is relaxed to >= 5.0 mhz, then a tighter peaking value of 1.0 db must be met. note: a pll bw extends from zero up to the value(s) defined as the minimum or maximum in the table. for 2.5 gbps a single pll bandwidth and peaking value of 1.5-22 mhz and 3.0 db are defined. 4. measurements must be made for both common mode and differential return loss. in both cases the dut must be powered up and dc isolated, and its d+/d- inputs must be in the low-z state. 5. the rx dc common mode impedance must be present when the re ceiver terminations are first enabled to ensure that the receiver detect occurs properly. compensation of this impedance can start immediately and the rx common mode impedance (constrained by rlrx-cm to 50 w +/-20%) must be wi thin the specified range by the time detect is entered. 6. common mode peak voltage is defined by the expression: maximum{|(vd+ - vd-) - vcmdc|}. z rx-high-imp-d c-pos dc input cm input impedance for v>0 during reset or power down 50 k - 50 k - w rx dc cm impedance with the rx terminations not powered, measured over the range 0 - 200 mv with respect to ground. see note 7. z rx-high-imp-d c-neg dc input cm input impedance for v<0 during reset or power down 1.0 k - 1.0 k - w rx dc cm impedance with the rx terminations not powered, measured over the range -150 - 0 mv with respect to ground. see note 7. v rx-idle-det-di ffp-p electrical idle detect threshold 65 175 65 175 mv v rx-idel-det-diffp-p = 2*|v rx-d+ - v rx-d- |. measured at the package pins of the receiver. see section 4.2.4.3 of pci express base specification (rev. 2.1) t rx-idle-det-di ff-entertime unexpected electrical idle enter detect threshold integration time - 10 - 10 ms an unexpected electrical idle (v rx-diffp-p < v rx-idel-det-diffp-p ) must be recognized no longer then t rx-idle-det-diff-entertime to signal an unexpected idle condition. l rx-skew lane-to-lane skew - 20 - 8 ns across all lanes on a port. this includes variation in the length of a skp ordered set at the rx as well as any delay differences arising from the interconnect itself. see note 8. table 18: pcie differential receiver specifications (continued) symbol parameter 2.5 gbps 5.0 gbps unit notes min. max. min. max.
3. electrical characteristics > ac timing specifications TSI721 datasheet 36 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 7. zrx-high-imp-dc-neg and zrx-high-imp-dc-pos are defined respectively for negative and positive voltages at the input of the receiver. transmitter designers need to comprehend the large difference between >0 and <0 rx impedances when designing receiver detect circuits. 8. the lrx-skew parameter exists to handle repeaters that regenerate refclk and introduce di ffering numbers of skips on different lanes. 3.7.2 pcie differential transmitter specifications table 19 lists the electrical characteristics for the pcie differ ential transmitters in the ts i721. parameters are defined separately for 2.5 gbps and 5.0 gbps implementations. table 19 is duplicated from the pci express base specification (rev. 2.1) section 4.3.3.5 table 4-9 on page 252. table 19: pcie differential transmitter specifications symbol parameter 2.5 gbps 5.0 gbps unit notes min. max. min. max. ui unit interval 399.88 400.12 199.94 200.06 ps the specified ui is equivalent to a tolerance of +/- 300ppm for each refclk source. period does not account for ssc induced variations. see note 1. v tx-diff-pp differential p-p tx voltage swing 0.8 1.2 0.8 1.2 v as measured with compliance test load. defined as 2*|v txd+ - v txd- | v tx-diff-pp-low low power differential p-p tx voltage swing 0.4 1.2 0.4 1.2 v as measured with compliance test load. defined as 2*|v txd+ - v txd- |. see note 9. v tx-de-ratio-3. 5db tx de-emphasis level ratio 3.0 4.0 3.0 4.0 db see section 4.3.3.9 of pci express base specification (rev. 2.1) and note 11 for information. v tx-de-ratio-6db tx de-emphasis level ratio n/a n/a 5.5 6.5 db see section 4.3.3.9 of pci express base specification (rev. 2.1) and note 11 for information. t min-pulse instantaneous lone pulse width not specified 0.9 - ui measured relative to rising/falling pulses. see notes 2,10 and figure 4-29 of pci express base specification (rev. 2.1) t tx-eye transmitter eye including all jitter sources 0.75 - 0.75 - ui does not include ssc or refclk jitter. includes rj at 10-12. see notes 2, 3, 4 and 10. note that 2.5 gbps and 5.0 gbps use different jitter determination methods. t tx-eye-median -to-max-jitter maximum time between the jitter median and maximum deviation from the median - 0.125 not specified ui measured differentially at zero crossing points after applying the 2.5 gbps clock recovery function. see note 2.
3. electrical characteristics > ac timing specifications TSI721 datasheet 37 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology t tx-hf-dj-dd tx deterministic jitter > 1.5 mhz not specified - 0.15 ui deterministi c jitter only. see notes 2 and 10. t tx-lf-rms tx rms jitter < 1.5 mhz not specified 3.0 - ps rms total energy measured over a 10 khz - 1.5 mhz range t tx-rise-fall transmitter ri se and fall time 0.125 - 0.15 - ui measured differentially from 20% to 80% of swing. see note 2 and figure 4-28 of pci express base specification (rev. 2.1) t rf-mismatch tx rise/fall mismatch not specified - 0.1 ui measured from 20% to 80% differentially. see note 2. bw tx-pll maximum tx pll bandwidth - 22 - 16 mhz second order pll jitter transfer bounding function. see note 6. bw tx-pll-lo-3db minimum tx pll bw for 3db peaking 1.5 - 8 - mhz second order pll jitter transfer bounding function. see notes 6 and 8. bw tx-pll-lo-1db minimum tx pll bw for 1db peaking not specified 5 - mhz second order pll jitter transfer bounding function. see notes 6 and 8. pkg tx-pll1 tx pll peaking with 8mhz bw not specified - 3.0 db see note 8. pkg tx-pll2 tx pll peaking with 5mhz bw not specified - 1.0 db see note 8. rl tx-diff tx package plus si differential return loss 10 - 10 for 0.05-1.25 ghz 8 for 1.25-2.5 ghz - db for more information, refer to figure 4-34 of pci express base specification (rev. 2.1) rl tx-cm tx package plus si common mode return loss 6 - 6 - db measured over 0.05 - 1.25 ghz range for 2.5 gbps and 0.05 - 2.5 ghz range for 5.0 gbps (s 11 parameter) z tx-diff-dc dc differential tx impedance 80 120 - 120 w low impedance defined during signaling. parameter is captured for 5.0 ghz by rl tx-diff . v tx-cm-ac-pp tx ac common mode voltage (5.0 gbps) not specified - 100 mv see note 5. v tx-cm-ac-p tx ac common mode voltage (2.5 gbps) 20 - not specified mv see note 5. table 19: pcie differential transmitter specifications (continued) symbol parameter 2.5 gbps 5.0 gbps unit notes min. max. min. max.
3. electrical characteristics > ac timing specifications TSI721 datasheet 38 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology i tx-short transmitter short-circuit current limit - 90 - 90 ma the total current transmitter can supply when shorted to ground. v tx-dc-cm transmitter dc common-mode voltage 0 3.6 0 3.6 v the allowed dc common-mode voltage at the transmitter pins under any condition. v tx-cm-dc-ativ e-idle-delta absolute delta of dc common-mode voltage during l0 and electrical idle 0 100 0 100 mv |v tx-cm-dc[during l0] - v tx-cm-idle-dc[during electrical idle] | <= 100mv v tx-cm-dc = dc (avg) of |v tx-d+ + v tx-d- |/2 v tx-cm-idle-dc = dc (avg) of |v tx-d+ + v tx-d- |/2 [electrical idle] v tx-cm-dc-line- delta absolute delta of dc common-mode voltage between d+ and d- 025025mv|v tx-cm-dc-d+[during l0] - v tx-cm-dc-d- [during l0] | <= 25mv v tx-cm-dc-d+ = dc (avg) of |v tx-d+ | [during l0] v tx-cm-dc-d- = dc (avg) of |v tx-d- | [during l0] v tx-idle-diff_a c-p electrical idle differential peak output voltage 020020mvv tx-idle-diffp = |v tx-idle-d+ - v tx-idle-d- | <= 20mv. voltage must be high pass filtered to remove any dc component. v tx-idle-diff_dc dc electrical idle differential output voltage not specified 0 5 mv v tx-idle-diff-dc = |v tx-idle-d+ - v tx-idle-d- | <= 5 mv. voltage must be low pass filtered to remove any ac component. filter characteristics complementary to those for v tx-idle-diff-ac-p v tx-rcv-detect the amount of voltage change allowed during receiver detection - 600 - 600 mv the total amount of voltage change in a positive direction that a transmitter can apply to sense whether a low impedance receiver is present. note: receivers display subs tantially different impedance for v in < 0 versus v in > 0. see table 4-12 of pci express base specification (rev. 2.1) for more information. t tx-idle-min minimum time spent in electrical idle 20 - 20 - ns minimum time a transmitter must be in electrical idle table 19: pcie differential transmitter specifications (continued) symbol parameter 2.5 gbps 5.0 gbps unit notes min. max. min. max.
3. electrical characteristics > ac timing specifications TSI721 datasheet 39 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 1. ssc permits a +0, -5000 ppm modulation on the clock frequency at a modulation rate not to exceed 33 khz. 2. measurements at 5.0 gbps require an oscilloscope with a bandw idth of >= 12.5 ghz, or equivalent, while measurements made at 2.5 gbps require a scope with at least 6.2 ghz of bandwidth. measurements at 5.0 gbps must deconvolve effects of compliance test board to produce an effective measurement at tx pins. 2.5 gbps may be measured within 200 mils of tx device?s pins, although deconvolution is recommended. for measurement setup information, refer to figure 4-23 and figure 4-24 of pci express base specification (rev. 2.1) . at least 106 ui of data must be acquired. 3. transmitter jitter is measured by driving the transmitter under test with a low jitter ?ideal? clock and connecting the dut t o a reference load. 4. transmitter raw jitter data must be conv olved with a filtering func tion that represents the worst case cdr tracking bw. 2.5 gbps use different filter functions that are defined in figure 4-21 of pci express base specification (rev. 2.1) . after the convolution process has been applied, the center of the result ing eye must be determined and used as a reference point for obtaining eye voltage and margins. 5. vtx-ac-cm-pp and vtx-ac-cm-p are defined in section 4.3.3.7 of pci express base specification (rev. 2.1) . measurement is made over at least 106 ui. 6. the tx pll bandwidth must lie between the minimum and maximum ranges displayed in the table. pll peaking must lie below the value listed. note: the pll b/w extends from zero up to the value(s) specified in the table. 7. measurements are made for both common mode and differential return loss. the dut must be powered up and dc isolated, and its data+/data- outputs must be in the low-z state at a static value. t tx-idle-set-to -idle maximum time to transition to a valid electrical idle after sending an eios - 8 - 8 ns after sending the required numbers of eioss, the transmitter must meet all electrical idle specif ications within this time. this is measured from the end of the last ui of the last eios to the transmitter in electrical idle. t tx-idle-set-to -diff-data maximum time to transition to valid differential signaling after leaving electrical idle - 8 - 8 ns maximum time to transition to valid differential signaling after leaving electrical idle. this is considered a de-bounce time to the tx. t crosslink crosslink random timeout - 1 - 1 ms this random timeout helps resolve conflicts in the crosslink configuration. l tx-skew lane-to-lane output skew - 500 ps + 2 ui - 500 ps + 2 ui ps between any two lanes within a single transmitter. c tx ac coupling capacitor 75 200 75 200 nf all transmitters must be ac coupled. the ac coupling is required either within the media or within the transmitting component itself. table 19: pcie differential transmitter specifications (continued) symbol parameter 2.5 gbps 5.0 gbps unit notes min. max. min. max.
3. electrical characteristics > ac timing specifications TSI721 datasheet 40 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 8. a single combination of pll bw and peaking is specified for 2.5 gbps implementations. for 5.0 gbps, two combinations of pll bw and peaking are specified to permit designers to make a trade-off between the two pa rameters. if the pll?s minimum bw is >= 8mhz, the up to 3.0 db of peaking is permitted. if the pll?s minimum bw is related to >= 5.0 mhz, then a tighter peaking value of 1.0 db must be met. in both cases, the maximum pll bw is 16 mhz. 9. low swing output, defined by vtx-diff-pp-low must be implemented as displayed in figure 4-27 of the pci express base specification (rev. 2.1) with no de-emphasis. 10.for 5.0 gbps, de-emphasis timing jitter must be removed. an additional hpf function must be applied as displayed in figure 4-21 of pci express base specification (rev. 2.1) . this parameter is measured by accumulating a record of 106 ui while the dut outputs a compliance pattern. tmin-pulse is defined to be nominally 1 ui wide and is bordered on both sides by pulses of the opposite polarity. refer to figure 4-29 of pci express base specification (rev. 2.1) . 11. root complex tx de-emphasis is configured from upstream controller. downstream tx de-emphasis is set through a command, issues at 2.5 gbps. for information, refer to the appropriate location in section 4.2 of pci express base specification (rev. 2.1) . 3.7.3 rapidio serdes characteristics 3.7.3.1 overview the TSI721?s serdes are in full compliance to the rapidio ac s pecifications for the lp-serial physical layer [5]. this section provides those specifications for reference only; the user should see the specification for complete requirements. chapter 9 of the specification, ?1.25 gbaud, 2.5 gbaud, and 3. 125 gbaud lp-serial links? defines level i links compatible with the 1.3 version of the physical layer specification, that supports throughput rates of 1.25, 2.5, and 3.125 gbps. chapter 10 of the specification, ?5 gbaud and 6.25 gbaud lp-ser ial links? defines level ii links that support throughput rates of 5 and 6.25 gbps. a level i link should: ? allow 1.25, 2.5, or 3.125 gbps rates ? support ac coupling ? support hot plug ? support short run (sr) and long run (lr) links achieved with two transmitters ? support single receiver specification that will accept signals from both the short run and long run transmitter specifications ? achieve bit error ratio of lower than 10 -12 per lane a level ii link should: ? allow 5 gbps baud rates ? support ac coupling and optional dc coupling ? support hot plug ? support short run (sr), and medium run (mr) links achieved with two transmitters and two receivers ? achieve bit error ratio of lower than 10 -15 per lane but test requiremen ts will be verified to 10 -12 per lane together, these specifications allow for solutions ranging from simple chip-to-chip interconnect to board-to-board interconnect driving two connectors across a backplane. the faster and wider electrical interfaces specified here are required to provide higher density and/or lower cost interfaces. the short run defines a transmitter and a receiver that should be used mainly for chip-to-chip connections on either the same printed circuit board or across a single connector. this co vers the case where connections are made to a mezzanine (daughter) card. the smaller swings of the short run specif ication reduces the overall power used by the transceivers.
3. electrical characteristics > ac timing specifications TSI721 datasheet 41 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology the level i long run defines a transmitter and receiver that us e larger voltage swings and channel equalization that allows a user to drive signals across two connectors and backplanes. the two transmitter specifications allows for a medium run specif ication that also uses larger voltage swings that can drive signals across a backplane but simplifies the receiver requirements to minimize power and complexity. this option has been included to allow the system integrator to deploy links that take advantage of either channel materials and/or construction techniques that reduce channel loss to achieve lower power systems. all unit intervals are specified with a tolerance of 100 ppm. the worst case frequency difference between any transmit and receive clock is 200 ppm. the electrical specifications are based on loss, jitter, and ch annel cross-talk budgets and defines the characteristics require d to communicate between a transmitter and a receiver using nominal ly 100 ohm differential copper signal traces on a printed circuit board. rather than specifying materials, channel component s, or configurations, this s pecification focuses on effective channel characteristics. therefore, a short length of poorer material should be equivalent to a longer length of premium material. a 'length' is effectively defined in terms of its attenuation rather than physical distance. 3.7.3.2 definition of amplitude and swing lp-serial links use differential signaling. this section defines the terms used in the description and specification of these differential signals. figure 6 shows how these signals are defined and sets out the relationship between absolute and differential voltage amplitude. the figure shows waveforms for either the transmitter output (td and td_n) or a receiver input (rd and rd_n). figure 6: s-rio definition of transmitter amplitude and swing
3. electrical characteristics > ac timing specifications TSI721 datasheet 42 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology each signal swings between the voltages vhigh and vlow where: vhigh > vlow the differential voltage, vdiff is defined as: vdiff = vd+ - vd- where vd+ is the voltage on the positive conductor and vd- is the voltage on the negative conductor of a differential transmission line. vdiff represents either the differential output signal of the transmitter, vod, or the differential input si gnal of the receiver, vid where: vod = vtd - vtd and vid = vrd - vrd the common mode voltage, vcm, is defined as the average or mean voltage present on the same differential pair. therefore: vcm = | vd+ + vd- | / 2 the maximum value, or the peak-to-peak differential voltage, is calculated on a per unit interval and is defined as: vdiffp-p = 2 x max | vd+ - vd- | because the differential signal ranges from vd+ - vd- to -(vd+ - vd-) to illustrate these definitions using real values, consider the ca se of a cml (current mode logic) transmitter and each of its outputs, td and td_n, has a swing that goes between vhigh = 2.5v and vlow = 2.0v, inclusive. using these values the common mode voltage is calculated to be 2.25 v and the single-ended peak voltage swing of the signals td and td_n is 500 mvpp. the differential output signal ranges between 500 mv and -500 mv, inclusive. therefore the peak-to-peak differential voltage is 1000 mvppd.
3. electrical characteristics > ac timing specifications TSI721 datasheet 43 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.7.3.3 1.25 gbps, 2.5 gbps, and 3.125 gbps lp-serial links this section explains the requirements for level i rapidio lp-s erial short and long run electrical interfaces of nominal baud rates of 1.25, 2.5, and 3.125 gbps using nrz coding (thus, 1 bit per symbol at the electrical level). the TSI721?s serdes meet all of the requirements listed below. the electrical interf ace is based on a high speed, low voltage logic with a nominal differential impedance of 100 ohm. connections are point-to-point balanced differential pair and signaling is unidirectional. the level of links defined in this section are identical to those defined in the rapidio interconnect specification (revision 2.1) , 1x/4x lp-serial electrical specification. 3.7.3.4 equalization with the use of high speed serial links, the interconnect media will cause degradation of the signal at the receiver. effects s uch as inter-symbol interference (isi) or data dependent jitter are produced. this loss can be large enough to degrade the eye opening at the receiver beyond what is allowed in the specificat ion. to negate a portion of these effects, equalization can be used in the transmitter and/or receiver, but it is not required at baud rates less than 3.125 gbps. 3.7.3.5 explanatory note on level i transmitter and receiver specifications ac electrical specifications are provided for the transmitter and receiver. long run and short run interfaces at three baud rat es are described. the parameters for the ac electrical specificat ions are guided by the xaui electrical interfac e specified in clause 47 of ieee 802.3ae-2002.[1] the goal of this standard is that electrical designs for level i electrical designs can reuse xaui, suitably modified for applications at the baud intervals and runs described herein. 3.7.3.6 level i electrical specification 3.7.3.6.1 level i transmitter characteristics level i lp-serial transmitter electrical and timing specifications are stated in the text and tables of this section. the diffe rential return loss, s11, of the transmitter in each case must be better than: ? -10 db for (baud frequency) / 10 < freq(f) < 625 mhz, and ? -10 db + 10log(f/625 mhz) db for 625 mhz <= freq(f) <= baud frequency the reference impedance for the differential return loss measur ements is 100 ohm resistive. differential return loss includes contributions from on-chip circuitry, chip packaging and any off-chip components related to the driver. the output impedance requirement applies to all valid output levels. the TSI721 satisfies the specification requirement that the 20%-8 0% rise/fall time of the tran smitter, as measured at the transmitter output, in each case has a minimum value 60 ps. similarly, the timing skew at the output of an lp-serial transmitter between the two signals that comprise a differential pair does not exceed 25 ps at 1.25 gbps, 20 ps at 2.5 gbps, and 15 ps at 3.125 gbps.
3. electrical characteristics > ac timing specifications TSI721 datasheet 44 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.7.3.6.2 level i short run transmitter specifications 1. for all load types: r_rdin = 100 ohm +/- 20 ohm. 2. load type 0 with min. t_vdiff, ac-coupling or floating load. 3. it is suggested that t_scc22 be -6 db to be compatible with level ii transmitter requirements. 4. it is suggested that t_ncm be limited to 5% of t_vdif f to be compatible with leve l ii transmitter requirements. table 20: level i short run transmitter ac timing specifications symbol characteristic reference minimum typical maximum units t_baud baud rate section 9.4.1.2 1.25 - 3.125 gbps v o absolute output voltage section 9.4.1.3 -0.40 - 2.30 volts t_vdiff output differential voltage (into floating load rload = 100 ohm) section 9.4.1.3 500 - 1000 mvppd t_rd differential resistance section 9.4.1.5 80 100 120 ohm t_tr, t_tf recommended output rise and fall times (20% to 80%) section 9.4.1.4 60 - - ps t_sdd22 differential output return loss (t_baud/10 < f < t_baud/2) section 9.4.1.6 - - - db differential output return loss (t_baud/10 < f < t_baud/2) ---db t_tcc22 common mode return loss (625 mhz < f < t_baud) section 9.4.1.6 - - note 3 db t_ncm transmitter common mode noise 1 - - note 4 mvppd t_vcm output common mode voltage load type 0 2 0-2.1v s mo multiple output skew, n < 4 section 9.4.1.7 - - 1000 ps s mo multiple output skew, n > 4 section 9.4.1.7 - - 2ui + 1000 ps ui unit interval - 80 - 800 ps
3. electrical characteristics > ac timing specifications TSI721 datasheet 45 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.7.4 level i long run transmitter specifications 1. for all load types: r_rdin = 100 ohm +/- 20 ohm. 2. load type 0 with min. t_vdiff, ac-coupling or floating load. 3. it is suggested that t_scc22 be -6 db to be compatible with level ii transmitter requirements. 4. it is suggested that t_ncm be limited to 5% of t_vdif f to be compatible with leve l ii transmitter requirements. for each baud rate at which the lp-serial transmitter is specified to operate, the output eye pattern of the transmitter falls entirely within the unshaded portion of the transmitter output compliance mask displayed in figure 7 when measured at the output pins of the device and the device is driving a 100 ohm + 5% differential resistive load. the specification allows the output eye pattern of a lp-serial transmitter that implemen ts pre-emphasis (to equalize the link and reduce inter-symbol interference) to only comply wi th the transmitter output comp liance mask when pre-emphasis is disabled or minimized. table 21: level i long run tran smitter ac timing specifications characteristics symbol reference min typ max units baud rate t_baud section 9.4.2.2 1.25 - 3.125 gbps absolute output voltage v o section 9.4.2.3 -0.40 - 2.30 volts output differential voltage (into floating load rload = 100 ohm) t_vdiff section 9.4.2.3 800 - 1600 mvppd differential resistance t_rd section 9.4.1.5 80 100 120 ohm recommended output rise and fall times (20% to 80%) t_tr, t_tf - 60 - - ps differential output return loss (t_baud/10 < f < t_baud/2) t_sdd22 section 9.4.1.6 - - - db differential output return loss (t_baud/10 < f < t_baud/2) -- - db common mode return loss (625 mhz < f < t_baud) t_tcc22 section 9.4.1.6 - - note 3 db transmitter common mode noise 1 t_ncm - - note 4 mvppd output common mode voltage t_vcm load type 0 2 0- 2.1 v multiple output skew, n < 4s mo ---1000ps multiple output skew, n > 4 s mo - - - 2ui + 1000 ps unit interval ui - 80 - 800 ps
3. electrical characteristics > ac timing specifications TSI721 datasheet 46 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology figure 7: s-rio transition symbol transmit eye mask table 22: level i near-end (tx) template intervals characteristic symbol near-end sr value near-end lr value units eye mask t_x1 0.17 0.17 ui eye mask t_x2 0.39 0.39 ui eye mask t_y1 250 400 mv eye mask t_y2 500 800 mv eye mask t_y3 n/a n/a mv uncorrelated bounded high probability jitter t_ubhpj 0.17 0.17 uipp duty cycle distortion t_dcd 0.05 0.05 uipp total jitter t_tj 0.35 0.35 uipp
3. electrical characteristics > ac timing specifications TSI721 datasheet 47 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.7.4.0.1 level i receiver specifications level i lp-serial receiver electrical and timing specificatio ns are stated in the text and tables of this section. 1. input common mode voltage for ac-coupled or floating load input with min. t_vdiff. 2. receiver is required to implement at least one of the spec ified nominal r_vtt values, and usually implements only one of these values. receiver is only required to meet r_vrcm par ameter values that correspond to r_vtt values supported. 3. input common mode voltage for ac-coupled or floating load input with min. t_vdiff. 4. for floating load, input resistance must be > 1k ohm. table 23: level i receiver electrical input specifications characteristic symbol reference minimum typical maximum units rx baud rate (1.25 gbps) r_baud - - 1.250 - gbps rx baud rate (2.5 gbps) - - 2.500 - gbps rx baud rate (3.125 gbps) - - 3.125 - gbps absolute input voltage r_vin section 9.4.3.4 ---- input differential voltage r_vdiff section 9.4.3.3 200 - 1600 mvppd differential resistance r_rdin section 9.4.3.7 80 100 120 ohm differential input return loss (100 mhz < f < r_baud/2) r_sdd11 section 9.4.3.7 ---db differential input return loss (r_baud/2 < f < r_baud) ---- common mode input return loss (625 mhz < f < t_baud) r_scc11 section 9.4.3.7 ---db termination voltage 1,2 r_vtt r_vtt floating 4 not specified v input common mode voltage 1,2 r_vrcm r_vtt floating 3,4 -0.05 - 1.85 v wander divider n - - 10 - -
3. electrical characteristics > ac timing specifications TSI721 datasheet 48 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 1. total jitter is composed of three compo nents, deterministic jitter, random jitter and single frequency sinusoidal jitter. the sinusoidal jitter can have any amplitude and frequency in the unshaded region of the following figure. the sinusoidal jitter component is included to ensure margin for the low frequency jitter, wander, noise, crosstalk and other variable system effects. figure 8: s-rio single frequency sinusoidal jitter limits table 24: level i receiver input jitter tolerance specifications characteristic symbol reference minimum typical maximum units bit error ratio ber - - - 10 -12 - bounded high probability jitter r_bhpj section 9.4.3.8 - - 0.37 uipp sinusoidal jitter, maximum r_sj-max section 9.4.3.8 --8.5uipp sinusoidal jitter, high frequency r_sj-hf section 9.4.3.8 --0.1uipp total jitter (does not include sinusoidal jitter) r_tj section 9.4.3.8 - - 0.55 uipp total jitter tolerance 1 r_jt - - - 0.65 uipp eye mask r_x1 section 9.4.3.8 --0.275ui eye mask r_y1 section 9.4.3.8 --100mv eye mask r_y2 section 9.4.3.8 --800mv
3. electrical characteristics > ac timing specifications TSI721 datasheet 49 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.7.4.0.2 level i receiver eye diagram for each baud rate at which the a lp-serial receiver is specified to operate, the receiver meets the corresponding bit error ratio specification in table 25 when the eye pattern of the receiver test signal (e xclusive of sinusoidal jitte r) falls enti rely within the unshaded portion of the receiver input compliance mask displayed in figure 9 . the eye pattern of the receiver test signal is measured at the input pins of the receiving device with t he device replaced with a 100 ohm + 5% differential resistive load. figure 9: s-rio level i receiver input mask 3.7.4.1 5 gbps lp-serial links this chapter describes the requirements for level ii rapidio lp -serial short and medium electrical interfaces of nominal baud rates of 5.0. gbps using nrz coding (thus, 1 bit per symbol at the electrical level). a compliant device must meet all of the requirements listed below. the electrical interface is based on a high speed low voltage logic with a nominal differential impedance of 100 ohm. connections are point-to-point bal anced differential pair and signaling is unidirectional. table 25: level i far-end (rx) template intervals characteristic symbol far-end value units eye mask r_x1 0.275 ui eye mask r_y1 100 mv eye mask r_y2 800 mv high probability jitter r_hpj 0.37 uipp total jitter (does not include sinusoidal jitter) r_tj 0.55 uipp
3. electrical characteristics > ac timing specifications TSI721 datasheet 50 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.7.4.2 explanatory note on level ii transmitter and receiver specifications ac electrical specifications are provided for transmitters and receivers. the paramete rs for the ac electrical specifications a re guided by the oif cei electrical and jitter inter-operability agreement for cei-6g-sr and cei-6g-lr. oif cei-6g-sr and cei-6g-lr have similar application goals to s- rio, as described in section 10.1, ?level ii application goals.? the goal of this standard is that electrical designs for s-rio can reuse electrical designs for oif cei-6g, suitably modified for applications at the baud intervals and runs described herein. 3.7.4.3 level ii electrical specifications the electrical interface is based on high speed, low voltage logic with nominal differential impedance of 100 ohm. connections are point-to-point balanced differential pair and signaling is unidirectional. 3.7.4.3.1 level ii transmitter characteristics level ii lp-serial transmitter electrical and timing specificatio ns are stated in the text and tables of this section. the differential return loss must be bette r than a0 from f0 to f1 and better than a0 + slope*log10(f/f1) where f is the frequency from f1 to f2 (see section 8.5.11, figure 8-12 of the rapidio specification (rev. 2.1) . differential return loss is measured at compliance points t and r. if ac coupling is used, then all components (internal or external) are to be included in this requirement. the reference impedance for the differential return loss measurements is 100 ohm. common mode return loss measurement must be better than -6db between a minimum frequency of 100 mhz and a maximum frequency of 0.75 times the baud rate. the reference impedance for the common mode return loss is 25 ohm. the TSI721 satisfies the specification requirement that the 20%-8 0% rise/fall time of the tran smitter, as measured at the transmitter output, in each case has a minimum value 30 ps. similarly, the timing skew at the output of an lp-serial transmitter between the two signals that comprise a differential pair does not exceed 10 ps at 5.0.
3. electrical characteristics > ac timing specifications TSI721 datasheet 51 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.7.4.3.2 level ii short run transmitter specifications 1. for all load types: r_rdin = 100 ohm + 20 ohm. for vcm definition, see figure 6 . table 26: level ii short run transmitte r output electrical specifications characteristic symbol reference minimum typical maximum units baud rate (5 gbps) t_baud section 10.3.2.1.2 5.00 -0.01% 5.00 5.00 +0.01% gbps absolute output voltage v o section 10.3.2.1.3 -0.40 - 2.30 volts output differential voltage (into floating load rload = 100 ohm) t_vdiff section 10.3.2.1.3 400 - 750 mvppd differential resistance t_rd section 10.3.2.1.6 80 100 120 ohm recommended output rise and fall times (20% to 80%) t_tr, t_tf section 10.3.2.1.4 30 - - ps differential output return loss (100 mhz to 0.5 *t_baud) t_sdd22 section 10.3.2.1.6 ---8db differential output return loss (0.5*t_baud to t_baud) ---db common mode return loss (100 mhz to 0.75 *t_baud) t_tcc22 section 10.3.2.1.6 ---6db transmitter common mode noise t_ncm - - - 5% of t_vdiff mvppd output common mode voltage t_vcm load type 0 1,2,3,4 section 8.5.3 0.0 - 1.8 v load type 1 1,3,4,6 section 8.5.3 735 - 1135 mv load type 2 1,3,4 section 8.5.3 550 - 1060 mv load type 3 1,3,4,5 section 8.5.3 490 - 850 mv
3. electrical characteristics > ac timing specifications TSI721 datasheet 52 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 2. load type 0 with min t_vdiff, ac-coupling or floating load. 3. for load type 1 through 3: r_zvtt < 30 ohm; vtt is defined for each load type as follows: load type 1 r_vtt = 1.2v +5% / - 8%; load type 2 r_vtt = 1.0v +5% / -8%; load type 3 r_vtt = 0.8v +5% / -8%. 4. dc coupling compliance is optional (type 1 through 3). only transmitters that support dc coupling are required to meet this parameter. it is acceptable for a transmitter to restrict the range of t_vdiff in order to comply with the specified t_vcm rang e. for a transmitter which supports multiple t_vdiff levels, it is acceptable for a transmitter to claim dc coupling compliance if it meets the t_vcm ranges for at least one of its t_vdiff se tting as long as those setting(s) that are compliant are indicat ed. 5. simple cml transmitters designed using vdd > 1.2v can still claim dc compliance if this parameter is not met. 6. simple cml transmitters designed using vdd < 0.8v can still claim dc compliance if this parameter is not met. 1. the transmitter must be able to produce a minimum t_vdiff greater than or equal to 800mvppd. in applications where the channel is better than the worst case allowed, a transmitter device can be provisioned to produce t_vdiff less than this minimum value, but greater than or equal to 400mvppd, and is still compliant with this specification. 2. load type 0 with min t_vdiff, ac-coupling or floating load. 3. for load type 1: r_zvtt < 30 ohm; t_vtt and r_vtt = 1.2v +5% / - 8%. 4. dc coupling compliance is optional (load type 1). only transm itters that support dc coupling are required to meet this parameter. 3.7.4.3.3 level ii medium transmitter specifications table 27: level ii medium run transmitter output electrical specifications characteristic symbol reference minimum typical maximum units baud rate (5 gbps) t_baud section 10.4.2.1.2 5.00 -0.01% 5.00 5.00 +0.01% gbps absolute output voltage v o section 10.4.2.1.3 -0.40 - 2.30 volts output differential voltage (into floating load rload = 100 ohm) t_vdiff section 104.2.1.3 1 800 - 1200 mvppd differential resistance t_rd section 10.4.2.1.6 80 100 120 ohm recommended output rise and fall times (20% to 80%) t_tr, t_tf section 10.4.2.1.4 30 - - ps differential output return loss (100 mhz to 0.5 *t_baud) t_sdd22 section 10.4.2.1.6 ---8db differential output return loss (0.5*t_baud to t_baud) ---db common mode return loss (100 mhz to 0.75 *t_baud) t_tcc22 section 10.4.2.1.6 ---6db transmitter common mode noise t_ncm - - - 5% of t_vdiff mvppd
3. electrical characteristics > ac timing specifications TSI721 datasheet 53 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 1. the transmitter must be able to produce a minimum t_vdiff greater than or equal to 800mvppd. in applications where the channel is better than the worst case allowed, a transmitter device can be provisioned to produce t_vdiff less than this minimum value, but greater than or equal to 400mvppd, and is still compliant with this specification. 2. load type 0 with min t_vdiff, ac-coupling or floating load. 3. for load type 1: r_zvtt < 30 ohm; t_vtt and r_vtt = 1.2v +5% / - 8%. 4. dc coupling compliance is optional (load type 1). only transm itters that support dc coupling are required to meet this parameter. for 5 gbps links, the transmitters eye mask will also be evaluated during the steady-state where there are no symbol transitions ? for example, a 1 followed by a 1 or a 0 followed by a 0 ? and the signal has been de-emphasized. this additional transmitter eye mask constraint is displayed in the following figure. figure 10: transition and steady state symbol eye mask output common mode voltage t_vcm load type 0 2 section 8.5.3 100 - 1700 mv load type 1 3,4 section 8.5.3 630 - 1100 mv table 27: level ii medium run transmitter output electrical specifications (continued) characteristic symbol reference minimum typical maximum units
3. electrical characteristics > ac timing specifications TSI721 datasheet 54 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology during the steady-state, the eye mask prevents the transmitter fr om de-emphasizing the low frequency content of the data too much and limiting the available signal-to-noise at the receiver. the de-emphasis introduces a jitter artifact that is not accou nted for in this eye mask. this additional jitter is caused by the finite rise /fall time of the transmi tter and the non-uniform volt age swing between the transitions. this additiona l deterministic jitter must be accounted for as part of the high probability jitte r and is specified in the following table. table 28: level ii medium run ne ar-end (tx) template intervals characteristic symbol near-end mrvalue comments units eye mask t_x1 0.15 - ui eye mask t_x2 0.40 - ui eye mask t_y1 200 for connection to short run rx mv 400 for connection to long run rx eye mask t_y2 375 for connection to short run rx mv 600 for connection to long run rx eye mask t_y3 n/a - mv uncorrelated bounded high probability jitter t_ubhpj 0.15 - uipp duty cycle distortion t_dcd 0.05 - uipp total jitter t_tj 0.30 - uipp
3. electrical characteristics > ac timing specifications TSI721 datasheet 55 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.7.4.3.4 level ii short run receiver specifications table 29: level ii short run receiver electrical input specifications characteristic symbol reference minimal typical maximum units rx baud rate (5 gbps) r_baud section 10.3.2.2.1 5.00 -0.01% 5.00 5.00 +0.01% gbps absolute input voltage r_vin section 10.3.2.2.3 ---- input differential voltage r_vdiff section 10.3.2.2.3 125 - 750 mvppd differential resistance r_rdin section 10.3.2.2.7 80 100 120 ohm bias voltage source impedance 1 (load types 1 to 3) r_zvtt - - - 30 ohm differential input return loss (100 mhz to 0.5*r_baud) r_sdd11 section 10.3.2.2.7 ---8db differential input return loss (0.5*r_baud to r_baud) ------ common mode input return loss (100 mhz to 0.5*r_baud) r_scc11 section 10.3.2.2.7 ---6db termination voltage 1,2 r_vtt r_vtt floating 4 not specified v r_vtt = 1.2v nominal 1.2 -8% - 1.2 +5% r_vtt = 1.0v nominal 1.0 -8% - 1.0 +5% r_vtt = 0.8v nominal 0.8 -8% - 0.8 +5%
3. electrical characteristics > ac timing specifications TSI721 datasheet 56 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 1. dc coupling compliance is optional. for vcm definition, see figure 6 . 2. receiver is required to implement at least one of the spec ified nominal r_vtt values, and usually implements only one of these values. receiver is only required to meet r_vrcm par ameter values that correspond to r_vtt values supported. 3. input common mode voltage for ac-coupled or floating load input with min. t_vdiff. 4. for floating load, input resistance must be > 1k ohm. input common mode voltage 1,2 r_vrcm r_vtt floating 3,4 -0.05 - 1.85 v r_vtt = 1.2v nominal 720 r_vtt - 10 mv r_vtt = 1.0v nominal 535 r_vtt + 125 mv r_vtt =0.8v nominal 475 r_vtt + 105 mv wander divider n section 8.4.5, 8.4.6 -10- - table 29: level ii short run receiver electrical input specifications (continued) characteristic symbol reference minimal typical maximum units
3. electrical characteristics > ac timing specifications TSI721 datasheet 57 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.7.4.3.5 level ii medium run receiver specifications 1. dc coupling compliance is optional (load type 1). only receivers that support dc coupling are required to meet this parameter. 2. load type 0 with min t_vdiff, ac-coupling or floating load. for floating load, input resistance must be > 1k ohm. 3. for load type 1: t_vtt and r_vtt = 1.2v +5% / -8%. table 30: level ii mr receiver electrical input specifications characteristic symbol reference minimum typical maximum units rx baud rate (5 gbps) r_baud section 10.5.2.2.1 5.00 -0.01% 5.00 5.00 +0.01% gbps absolute input voltage r_vin section 10.5.2.2.3 ---- input differential voltage r_vdiff section 10.5.2.2.3 - - 1200 mvppd differential resistance r_rdin section 10.5.2.2.7 80 100 120 ohm bias voltage source impedance (load type 1) 1 r_zvtt - - - 30 ohm differential input return loss (100mhz to 0.5*r_baud) r_sdd11 section 10.5.2.2.7 ---8db differential input return loss (0.5*r_baud to r_baud) ---- common mode input return loss (100mhz to 0.5*r_baud) r_scc11 section 10.5.2.2.7 ---6db input common mode voltage 1,2 r_vfcm load type 0 2 0 - 1800 mv load type 1 1,3 595 - r_vtt - 60 mv wander divider n section 8.4.5, 8.4.6 -10- -
3. electrical characteristics > ac timing specifications TSI721 datasheet 58 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.7.4.3.6 level ii receiver eye diagram for a level ii link the receiver mask it is defined as displayed in the following figure. specific parameter values for both ma sks are called out in the following table. figure 11: level ii receiver input compliance mask table 31 defines the parameters for receivers that have an open eye at the far-end. the termination conditions used to measure the received eye are defined in the a bove level ii receiver specification tables. table 31: level ii far-end (rx) template intervals characteristic symbol far-end value units eye mask r_x1 0.30 ui eye mask r_y1 62.5 mv eye mask r_y2 375 mv uncorrelated bounded high probability jitter r_ubhpj 0.15 uipp correlated bounded high probability jitter r_cbhpj 0.30 uipp total jitter (does not include sinusoidal jitter) r_tj 0.60 uipp
3. electrical characteristics > ac timing specifications TSI721 datasheet 59 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.7.5 reference clocks ? pcclkp/n and refclkp/n table 32 lists the pcclkp/n and refclkp/n clock electrical characteristics of the TSI721. pcclkp/n and refclkp/n require a terminated, dc biased, different ial clock source. this type of reference clock is usually used in pcie systems but not in s-rio systems. different clock technologies can be used with the TSI721 provided that proper termination is used. the following diagrams provide examples of commonly used clock technologies connected to pccplkp/n and refclkp/n. the clock source that drives the pcclk inputs must meet all requirements for the common clock architecture defined for th e reference clock in the pci express base specification (rev. 2.1) . table 32: pcclkp/n and refclkp/nclock electrical characteristics symbol parameter minimum typical maximum unit v in_diff differential input voltage (single-ended peak to peak) 0.3 - 1.0 v v dc input level 0 - 2.5 v v cm a a. common-mode voltage must be supplied by the clock source circuit. common-mode input level 0.15 - 2.0 v f refclk refclk clock frequency 100 - 156.25 mhz s refclk refclk stability -100 - +100 ppm tj refclk refclk total phase jitter (1 mhz?20 mhz) - - 1 ps (rms) f pcclk pcclk clock frequency 100 - 156.25 mhz s pcclk pcclk average frequency accuracy -300 - 300 ppm ccj pcclk pcclk cycle-to-cycle jitter - - 150 ps f duty clock duty cycle 40 - 60 % t er-rise rising edge rate 0.6 - - v/ns t er-fall falling edge rate 0.6 - - v/ns zin b b. clock termination must be implemented on the circuit board. clock input impedance - high - ohm
3. electrical characteristics > ac timing specifications TSI721 datasheet 60 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology figure 12: hcsl to refclkp/n / pcclkp/n figure 13: lvds to refclkp/n / pcclkp/n figure 14: lvpecl to refclkp/n / pcclkp/n 33 ohms 33 ohms 50 ohms 50 ohms pcclk/refclk hcsl tsi7xx clock source pcclk/refclk lvds 100 ohms clock source tsi7xx pcclk/refclk lvpecl 150 ohms 150 ohms 100 ohms tsi7xx clock source
3. electrical characteristics > ac timing specifications TSI721 datasheet 61 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology figure 15: lvpecl to refclkp/n / pcclkp/n 3.7.6 jtag and test interface signal timings the following table lists the ac specifications for TSI721?s jtag and test interface. table 33: jtag and test interface ac specifications symbol parameter minimum maximum units notes t bsf tck frequency 0 25 mhz - t bsch tck high time 50 - ns measured at 1.5v t bscl tck low time 50 - ns measured at 1.5v t bscr tck rise time - 25 ns 0.8v to 2.0v t bscf tck fall time - 25 ns 2.0v to 0.8v t bsis1 input setup to tck 10 - ns - t bsih1 input hold from tck 10 - ns - t bsov1 tdo output valid delay from falling edge of tck. a a. outputs precharged to vdd. -15ns - t of1 tdo output float delay from falling edge of tck -15ns - t bstrst1 trstn release before rstn release - 10 ns trstn must become asserted while rstn is asserted during device power-up t bstrst2 trstn release before tms or tdi activity 1 - ns - pcclk/refclk lvpecl 150 ohms 150 ohms clock source 82 ohms 3.3v 3.3v 124 ohms 124 ohms 82 ohms 0.1uf 0.1uf tsi7xx
3. electrical characteristics > ac timing specifications TSI721 datasheet 62 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.7.7 i2c interface signal timings the following table lists the ac specifications for the i2c interface of the TSI721. 1. not tested. 2. see timing diagram displayed in figure 16 . 3. after this period, the first clock pulse is generated. figure 16: i2c interface signal timings table 34: i2c interface ac specifications symbol parameter minimum maximum units notes f scl i2c_sclk clock frequency 0 100 khz - t low i2c_sclk clock low time 4.7 - us see notes 1 and 2. t high i2c_sclk clock high time 4.0 - us see notes 1 and 2. t hddat data hold time 0 3.45 us see note 2. t sudat data setup time 250 - ns see note 2. t sr rise time of i2c_sclk an d i2c_sd - 1000 ns see note 2. t sf fall time of i2c_sclk and i2c_sd - 300 ns see note 2. t buf bus free time between stop and start condition 4.7 - us see note 2. t hdsta hold time (repeated) start condition 4.0 - us see notes 2 and 3. t susta setup time for repeated start condition 4.7 - us see note 2. t susto setup time for stop condition 4.0 - us see note 2. sda scl t buf stop start t low t hdsta t high t sr t hddat t sf t sudat t susta repeated t hdsta t sp stop t susto start
3. electrical characteristics > ac timing specifications TSI721 datasheet 63 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 3.7.8 gpio interface signal timings the following table lists the ac specifications for the gpio interface of the TSI721. 3.7.9 rstn signal timings the following table lists the rstn signal timing for the TSI721 (see pcie spec 2.1 section 6.6.1 and cem 2.0 table 2.6.2). table 35: gpio interface ac specifications symbol parameter minimum maximum units notes t min-high minimum signal high time 50 - ns - t min-low minimum signal low time 50 - ns - table 36: rstn signal ac specifications symbol parameter minimum maximum units notes t perst when asserted, rstn must remain asserted at least this long 100 - us - t fail when power become invalid, rstn must be asserted within this time - 500 ns - t perst-clk rstn must remain asserted after any supplied reference clock (refclk and pcclk) is stable 100 - us -
TSI721 datasheet 64 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 4. package specifications topics discussed include the following: ? package dimensions ? package diagrams ? thermal characteristics ? moisture sensitivity 4.1 package dimensions table 37: package dimensions specification description package type fcbga package size 13 x 13 mm ball pitch 1 mm ball count 143
4. package specifications > package diagrams TSI721 datasheet 65 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 4.2 package diagrams figure 17: package diagrams
4. package specifications > thermal characteristics TSI721 datasheet 66 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 4.3 thermal characteristics heat generated by the packaged silicon must be removed from the package to ensure the silicon is maintained within its functional and maximum design temperature limits. if heat buildup becomes excessive, the silicon temperature may exceed the temperature limits. a consequence of this is that the silic on may fail to meet the performance specifications and the reliability objectives may be affected. failure mechanisms and failure rate of a device has an ex ponential dependence on the silicon operating temperatures. therefore, the control of the package, and by extension the juncti on temperature, is essential to ensure product reliability. t he TSI721 is specified safe for operation when the junction temperature is within the recommended limits as displayed in table 12 . table 38 shows the simulated thermal characteristic (theta jb and theta jc) of the TSI721 package. table 39 shows the simulated junction to ambient characteristics of the TSI721. the thermal resistance theta ja characteristics of a package depends on multiple variables other than just the package. in a typical application, designers mus t consider various system-level and environmental characteristics, such as: ? package mounting (vertical/horizontal) ? system airflow conditions (laminar/turbulent) ? heat sink design and thermal characteristics ? heat sink attachment method ? pwb size, layer count, and conductor thickness ? influence of the heat dissipating components assembled on the pwb (neighboring effects) the results in table 39 are based on a jedec thermal test board configuration (jesd51-9), and do not factor in the system-level characteristics described above. as such, these values are for reference only. 4.4 moisture sensitivity the moisture sensitivity level (msl) for the TSI721 is 4. table 38: junction to ambient characteristics ? theta jb/jc interface results (c/w) theta jb 8.78 theta jc 0.11 table 39: junction to ambient characteristics ? theta ja device theta ja (c/w) 0 m/s 1 m/s 2 m/s TSI721 13.1 12.06 11.4
TSI721 datasheet 67 may 5, 2014 formal status this document is confidential and is subject to an nda. integrated device technology 5. ordering information part number operating environment package type TSI721a1-16gcly commercial (0 c to 70 c) fcbga (rohs compliant; 5of6) TSI721a1-16gil industrial (-40 c to 85 c) fcbga TSI721a1-16gily industrial (-40 c to 85 c) fcbga (rohs compliant; 5of6)
corporate headquarters 6024 silver creek valley road san jose, ca 95138 for sales: 800-345-7015 or 408-284-8200 www.idt.com for tech support: email: srio@idt.com phone: 408-360-1533 may 5, 2014 ? 2014 integrated device technology, inc disclaimer integrated device technology, inc. (idt) and its subsidiaries reserve the right to modify the products and/or specif ications described herein at any time and at idt?s sole discretion. performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. the information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of idt?s products for any particular purpose, an implied war ranty of merchantability, or non-infringement of the intellectual property rights of others. this document is presented only as a guide and does not convey any license under intellectual property rights of idt or any third parties. idt?s products are not intended for use in life support systems or similar devices where the failure or malfunction of an idt p roduct can be reasonably expected to significantly affect the health or safety of users. anyone using an idt product in such a manner does so at their own risk, absent an express, written agreement by idt. integrated device technology, idt and the idt logo are registered trademarks of idt. other trademarks and service marks used he rein, including protected names, logos and designs, are the property of idt or their respective third party owners.


▲Up To Search▲   

 
Price & Availability of TSI721

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X